### The Memory Hierarchy

COMP400727: Introduction to Computer Systems

Danfeng Shan
Xi'an Jiaotong University

### **Today**

- The memory abstraction
- RAM: main memory building block
- Locality of reference
- The memory hierarchy
- Storage technologies and trends

### **Writing & Reading Memory**

#### Write

```
Transfer data from CPU to memory movq %rax, 8 (%rsp)

"Store" operation
```

#### Read

```
Transfer data from memory to CPU movq 8 (%rsp), %rax "Load" operation
```

### **Modern Connection between CPU and Memory**

- A bus is a collection of parallel wires that carry address, data, and control signals.
- Buses are typically shared by multiple devices.



### **Memory Read Transaction (1)**

CPU places address A on the memory bus.



### **Memory Read Transaction (2)**

Main memory reads A from the memory bus, retrieves word x, and places it on the bus.



### **Memory Read Transaction (3)**

■ CPU reads word x from the bus and copies it into register %rax.



### **Memory Write Transaction (1)**

CPU places address A on bus. Main memory reads it and waits for the corresponding data word to arrive.



### **Memory Write Transaction (2)**

CPU places data word y on the bus.



### **Memory Write Transaction (3)**

Main memory reads data word y from the bus and stores it at address A.



### **Today**

- The memory abstraction
- RAM : main memory building block
- Locality of reference
- The memory hierarchy
- Storage technologies and trends

### Random-Access Memory (RAM)

#### Key features

RAM is traditionally packaged as a chip.

or embedded as part of processor chip

Basic storage unit is normally a cell (one bit per cell).

Multiple RAM chips form a memory.

#### RAM comes in two varieties:

SRAM (Static RAM)
DRAM (Dynamic RAM)

### **RAM Technologies**

#### DRAM



- 1 Transistor + 1 capacitor / bit
- Must refresh state periodicallyMeaning of *dynamic*

#### SRAM



- 6 transistors / bit
- Holds state indefinitely

### **SRAM vs DRAM Summary**

|      | Trans. Per<br>bit | Access<br>Time | Needs<br>Fresh? | Needs EDC? | Cost[2023] | Applicatio<br>ns |
|------|-------------------|----------------|-----------------|------------|------------|------------------|
| SRAM | 6 or 8            | 1x             | No              | Maybe      | 100x       | Cache<br>memory  |
| DRAM | 1                 | 10x            | Yes             | Yes        | 1x         | Main<br>memory   |

EDC: Error detection and correction

## Enhanced DRAMs (Hidden Slide, Extra Detail for Modern Systems)

- Operation of DRAM cell has not changed since its invention Commercialized by Intel in 1970.
- DRAM cores with better interface logic and faster I/O:

Synchronous DRAM (SDRAM)

Uses a conventional clock signal instead of asynchronous control

Double data-rate synchronous DRAM (DDR SDRAM)

Double edge clocking sends two bits per cycle per pin

Different types distinguished by size of small prefetch buffer:

DDR (2 bits), DDR2 (4 bits), DDR3 (8 bits), DDR4 (8 bits), DDR5 (16bits)

By 2010, standard for most server and desktop systems

Intel Core i7 supports DDR3, and DDR4 SDRAM

Intel Core i7 12th Gen supports DDR5 SDRAM (2021)

### **Today**

- **■** The memory Abstraction
- DRAM : main memory building block
- Locality of reference
- The memory hierarchy
- Storage technologies and trends

### The CPU-Memory Gap

The gap widens between DRAM, disk, and CPU speeds.



### Locality to the Rescue!

The key to bridging this CPU-Memory gap is an important property of computer programs known as locality.

### Locality

Principle of Locality: Many Programs tend to use data and instructions with addresses near or equal to those they have used recently.



Recently referenced items are likely to be referenced again in the near future





Items with nearby addresses tend to be referenced close together in time



### **Locality Example**

```
sum = 0;
for (i = 0; i < n; i++)
    sum += a[i];
return sum;</pre>
```

#### Data references

Reference array elements in succession (stride-1 reference pattern).

Reference variable sum each iteration.

#### Instruction references

Reference instructions in sequence.

Cycle through loop repeatedly.

# Spatial or Temporal Locality?

spatial

temporal

spatial

temporal

### **Qualitative Estimates of Locality**

Claim: Being able to look at code and get a qualitative sense of its locality is a key skill for a professional programmer.

Question: Does this function have good locality with

respect to array a?

Hint: array layout is row-major order

**Answer: yes** 

```
int sum_array_rows(int a[M][N])
{
   int i, j, sum = 0;

   for (i = 0; i < M; i++)
        for (j = 0; j < N; j++)
            sum += a[i][j];
   return sum;
}</pre>
```

```
    a
    [0]
    a
    a

    [0]
    [0]
    [1]

    [0]
    [N-1]

a

[M-1]

[N-1]
```

### **Locality Example**

Question: Does this function have good locality with respect to array a?

```
int sum_array_cols(int a[M][N])
{
   int i, j, sum = 0;

   for (j = 0; j < N; j++)
        for (i = 0; i < M; i++)
            sum += a[i][j];
   return sum;
}</pre>
```

Answer: no, unless...

M is very small



### **Locality Example**

Question: Can you permute the loops so that the function scans the 3-d array a with a stride-1 reference pattern (and thus has good spatial locality)?

Answer: make j the inner loop

### **Today**

- The memory abstraction
- RAM: main memory building block
- Locality of reference
- The memory hierarchy
- Storage technologies and trends

### **Memory Hierarchies**

- Some fundamental and enduring properties of hardware and software:
  - Fast storage technologies cost more per byte, have less capacity, and require more power (heat!).
  - The gap between CPU and main memory speed is widening.
  - Well-written programs tend to exhibit good locality.
- These properties complement each other well for many types of programs.
- They suggest an approach for organizing memory and storage systems known as a memory hierarchy.



### **Caches**

- Cache: A smaller, faster storage device that acts as a staging area for a subset of the data in a larger, slower device.
- Fundamental idea of a memory hierarchy:

For each k, the faster, smaller device at level k serves as a cache for the larger, slower device at level k+1.

Why do memory hierarchies work?

Because of locality: programs tend to access the data at level k more often than they access the data at level k+1.

Thus, the storage at level k+1 can be slower, and thus larger and cheaper per bit.

Big Idea (Ideal): The memory hierarchy creates a large pool of storage that costs as much as the cheap storage near the bottom, but that serves data to programs at the rate of the fast storage near the top.

### **General Cache Concepts**



### **General Cache Concepts: Hit**



### **General Cache Concepts: Miss**



# **General Caching Concepts: 3 Types of Cache Misses**

#### Cold (compulsory) miss

Cold misses occur because the cache starts empty and this is the first reference to the block.

#### Capacity miss

Occurs when the set of active cache blocks (working set) is larger than the cache.

#### Conflict miss

Most caches limit blocks at level k+1 to a small subset (sometimes a singleton) of the block positions at level k.

E.g. Block i at level k+1 must be placed in block (i mod 4) at level k.

Conflict misses occur when the level k cache is large enough, but multiple data objects all map to the same level k block.

E.g. Referencing blocks 0, 8, 0, 8, 0, 8, ... would miss every time.

### **Examples of Caching in the Mem. Hierarchy**

| Cache Type           | What is Cached?      | Where is it Cached? | Latency (cycles) | Managed By          |
|----------------------|----------------------|---------------------|------------------|---------------------|
| Registers            | 4-8 byte words       | CPU core            | 0                | Compiler            |
| TLB                  | Address translations | On-Chip TLB         | 0                | Hardware<br>MMU     |
| L1 cache             | 64-byte blocks       | On-Chip L1          | 4                | Hardware            |
| L2 cache             | 64-byte blocks       | On-Chip L2          | 10               | Hardware            |
| Virtual Memory       | 4-KB pages           | Main memory         | 100              | Hardware + OS       |
| Buffer cache         | Parts of files       | Main memory         | 100              | os                  |
| Disk cache           | Disk sectors         | Disk controller     | 100,000          | Disk firmware       |
| Network buffer cache | Parts of files       | Local disk          | 10,000,000       | NFS client          |
| Browser cache        | Web pages            | Local disk          | 10,000,000       | Web browser         |
| Web cache            | Web pages            | Remote server disks | 1,000,000,000    | Web proxy<br>server |

### **Today**

- The memory abstraction
- RAM: main memory building block
- Locality of reference
- The memory hierarchy
- Storage technologies and trends

#### **Nonvolatile Memories**

- DRAM and SRAM are volatile memories

  Lose information if powered off.
- Nonvolatile memories retain value even if powered off

Read-only memory (ROM): programmed during production Electrically eraseable PROM (EEPROM): electronic erase capability Flash memory: EEPROMs, with partial (block-level) erase capability

Wears out after about 100,000 erasings

3D XPoint (Intel Optane)

New materials

Discontinued in 2022

#### Uses for Nonvolatile Memories

Firmware programs stored in a ROM (BIOS, controllers for disks, network cards, graphics accelerators, security subsystems,...)
Solid state disks (replacing rotating disks)
Disk caches

### **Storage Technologies**

Magnetic Disks



- Store on magnetic medium
- Electromechanical access

### Nonvolatile (Flash) Memory



charge
Implemented with 3-D
structure

100+ levels of cells3-4 bits data per cell

### What's Inside A Disk Drive?



Image courtesy of Seagate Technology

| 啃芝士ЫіЫі |  |  |
|---------|--|--|
|         |  |  |
|         |  |  |
|         |  |  |
|         |  |  |
|         |  |  |
|         |  |  |
|         |  |  |
|         |  |  |

#### **Disk Geometry**

- Disks consist of platters, each with two surfaces.
- Each surface consists of concentric rings called tracks.
- Each track consists of sectors separated by gaps.



#### **Disk Capacity**

Capacity: maximum number of bits that can be stored.

Vendors express capacity in units of gigabytes (GB) or terabytes (TB), where 1 GB =  $10^9$  Bytes and 1 TB =  $10^{12}$  Bytes

Capacity is determined by these technology factors:

Recording density (bits/in): number of bits that can be squeezed into a 1 inch segment of a track.

Track density (tracks/in): number of tracks that can be squeezed into a 1 inch radial segment.

Areal density (bits/in<sup>2</sup>): product of recording and track density.



## **Disk Operation (Single-Platter View)**



# **Disk Operation (Multi-Platter View)**



### **Disk Access – Service Time Components**



### I/O Bus



### Reading a Disk Sector (1)



## Reading a Disk Sector (2)



## Reading a Disk Sector (3)





Shipments of hard and solid state disk (HDD/SSD) drives worldwide from 2015 to 2021











- Pages: 512KB to 4KB, Blocks: 32 to 128 pages
- Data read/written in units of pages.
- Page can be written only after its block has been erased.
- A block wears out after about 10,000 repeated writes.

#### **SSD Performance Characteristics**

#### Benchmark of Samsung 970 EVO Plus

https://ssd.userbenchmark.com/SpeedTest/711305/Samsung-SSD-970-EVO-Plus-250GB

| Sequential read throughput | <b>2,221 MB/s</b> | Sequential write tput | 1,912 MB/s |
|----------------------------|-------------------|-----------------------|------------|
| Random read throughput     | 61.7 MB/s         | Random write tput     | 165 MB/s   |
| Random DQ throughput       | 947 MB/s          | Random DQ write       | 1028 MB/s  |

Common theme in the memory hierarchy

DQ = deep queue, issuing many concurrent reads (latency hurts!)

#### Random writes are tricky

Erasing a block takes a long time (~1 ms), but the SSD has a pool of preerased blocks

Modifying a block page requires all other pages to be copied to new block.

But the SSD has a write cache that it accumulates writes into...

#### SSD Tradeoffs vs Rotating Disks

#### Advantages

No moving parts → faster, less power, more rugged

#### Disadvantages

Have the potential to wear out

Mitigated by "wear leveling logic" in flash translation layer

E.g. Samsung 940 EVO Plus guarantees 600 writes/byte of writes before they wear out

Controller migrates data to minimize wear level

In 2023, about 1.67 times more expensive per byte (1 TB drive)

And, relative cost will keep dropping (2015: 30 times, 2022: 4-5 times)

#### Where are are rotating disks still used?

Bulk storage – video, huge datasets / databases, etc.

Cheap storage – desktops.

#### **Summary**

- The speed gap between CPU, memory and mass storage continues to widen.
- Well-written programs exhibit a property called locality.
- Memory hierarchies based on caching close the gap by exploiting locality.
- Flash memory progress outpacing all other memory and storage technologies (DRAM, SRAM, magnetic disk)

Able to stack cells in three dimensions

# **Storage Trends**

#### **SRAM**

| Metric      | 1985  | 1990 | 1995 | 2000 | 2005 | 2010 | 2015 | 2015:1985 |
|-------------|-------|------|------|------|------|------|------|-----------|
| \$/MB       | 2,900 | 320  | 256  | 100  | 75   | 60   | 320  | 116       |
| access (ns) | 150   | 35   | 15   |      | 2    | 1.5  | 200  | 115       |

**DRAM** 

| Metric            | 1985  | 1990 | 1995 | 2000 | 2005      | 2010  | 2015   | 2015:1985 |
|-------------------|-------|------|------|------|-----------|-------|--------|-----------|
| \$/MB             | 880   | 100  | 30   | 1    | 0.1       | 0.06  | 0.02   | 44,000    |
| access (ns)       | 200   | 100  | 70   | 60   | <b>50</b> | 40    | 20     | 10        |
| typical size (MB) | 0.256 | 4    | 16   | 64   | 2,000     | 8,000 | 16.000 | 62,500    |

#### Disk

| Metric               | 1985          | 1990        | 1995      | 2000    | 2005   | 2010  | 2015  | 2015:1985       |
|----------------------|---------------|-------------|-----------|---------|--------|-------|-------|-----------------|
| \$/GB<br>access (ms) | 100,000<br>75 | 8,000<br>28 | 300<br>10 | 10<br>8 | 5<br>5 | 0.3   | 0.03  | 3,333,333<br>25 |
| typical size (GB)    | 0.01          | 0.16        | 1         | 20      | 160    | 1,500 | 3,000 | 300,000         |

6

#### **CPU Clock Rates**

Inflection point in computer history when designers hit the "Power Wall"

|                           |       |       |         | !     |        |           |              |           |
|---------------------------|-------|-------|---------|-------|--------|-----------|--------------|-----------|
|                           | 1985  | 1990  | 1995    | 2003  | 2005   | 2010      | 2015         | 2015:1985 |
| СРИ                       | 80286 | 80386 | Pentium | P-4   | Core 2 | Core i7(r | n) Core i7(h | n)        |
| Clock<br>rate (MHz        | 6) 6  | 20    | 150     | 3,300 | 2,000  | 2,500     | 3,000        | 500       |
| Cycle time (ns)           | 166   | 50    | 6       | 0.30  | 0.50   | 0.4       | 0.33         | 500       |
| Cores                     | 1     | 1     | 1       | 1     | 2      | 4         | 4            | 4         |
| Effective cycle time (ns) | 166   | 50    | 6       | 0.30  | 0.25   | 0.10      | 0.08         | 2,075     |

(n) Nehalem processor(h) Haswell processor